[Denali] Reset AHCI controller when starting denali.
This commit is contained in:
parent
8adde27d9b
commit
c530921bda
|
@ -1,6 +1,6 @@
|
||||||
add_executable(denali
|
add_executable(denali
|
||||||
ahci/ahci_device.cpp
|
ahci/ahci_device.cpp
|
||||||
ahci/ahci_driver.cpp
|
ahci/ahci_controller.cpp
|
||||||
ahci/command.cpp
|
ahci/command.cpp
|
||||||
denali.cpp
|
denali.cpp
|
||||||
denali_server.cpp
|
denali_server.cpp
|
||||||
|
|
|
@ -37,6 +37,10 @@ struct PciMsiCap {
|
||||||
uint16_t message_data;
|
uint16_t message_data;
|
||||||
} __attribute__((packed));
|
} __attribute__((packed));
|
||||||
|
|
||||||
|
const uint32_t kGlobalHostControl_HW_Reset = 1;
|
||||||
|
const uint32_t kGlobalHostControl_AHCI_Enable = (1 << 31);
|
||||||
|
const uint32_t kGlobalHostControl_Interrupt_Enable = (1 << 1);
|
||||||
|
|
||||||
struct AhciHba {
|
struct AhciHba {
|
||||||
uint32_t capabilities;
|
uint32_t capabilities;
|
||||||
uint32_t global_host_control;
|
uint32_t global_host_control;
|
||||||
|
@ -51,6 +55,9 @@ struct AhciHba {
|
||||||
uint32_t bohc; // 0x28, BIOS/OS handoff control and status
|
uint32_t bohc; // 0x28, BIOS/OS handoff control and status
|
||||||
} __attribute__((packed));
|
} __attribute__((packed));
|
||||||
|
|
||||||
|
const uint32_t kCommand_FIS_Receive_Enable = (1 << 4);
|
||||||
|
const uint32_t kCommand_Start = 1;
|
||||||
|
|
||||||
struct AhciPort {
|
struct AhciPort {
|
||||||
uint64_t command_list_base;
|
uint64_t command_list_base;
|
||||||
uint64_t fis_base;
|
uint64_t fis_base;
|
||||||
|
|
|
@ -1,4 +1,4 @@
|
||||||
#include "ahci/ahci_driver.h"
|
#include "ahci/ahci_controller.h"
|
||||||
|
|
||||||
#include <glacier/status/error.h>
|
#include <glacier/status/error.h>
|
||||||
#include <glacier/status/error_or.h>
|
#include <glacier/status/error_or.h>
|
||||||
|
@ -11,7 +11,7 @@ namespace {
|
||||||
const uint64_t kGhc_InteruptEnable = 0x2;
|
const uint64_t kGhc_InteruptEnable = 0x2;
|
||||||
|
|
||||||
void interrupt_thread(void* void_driver) {
|
void interrupt_thread(void* void_driver) {
|
||||||
AhciDriver* driver = static_cast<AhciDriver*>(void_driver);
|
AhciController* driver = static_cast<AhciController*>(void_driver);
|
||||||
|
|
||||||
driver->InterruptLoop();
|
driver->InterruptLoop();
|
||||||
|
|
||||||
|
@ -20,31 +20,32 @@ void interrupt_thread(void* void_driver) {
|
||||||
|
|
||||||
} // namespace
|
} // namespace
|
||||||
|
|
||||||
glcr::ErrorOr<glcr::UniquePtr<AhciDriver>> AhciDriver::Init(
|
glcr::ErrorOr<glcr::UniquePtr<AhciController>> AhciController::Init(
|
||||||
mmth::OwnedMemoryRegion&& pci_region) {
|
mmth::OwnedMemoryRegion&& pci_region) {
|
||||||
glcr::UniquePtr<AhciDriver> driver(new AhciDriver(glcr::Move(pci_region)));
|
glcr::UniquePtr<AhciController> driver(
|
||||||
// RET_ERR(driver->LoadCapabilities());
|
new AhciController(glcr::Move(pci_region)));
|
||||||
RET_ERR(driver->LoadHbaRegisters());
|
RET_ERR(driver->LoadHbaRegisters());
|
||||||
RET_ERR(driver->LoadDevices());
|
driver->DumpCapabilities();
|
||||||
|
RET_ERR(driver->ResetHba());
|
||||||
RET_ERR(driver->RegisterIrq());
|
RET_ERR(driver->RegisterIrq());
|
||||||
// driver->DumpCapabilities();
|
RET_ERR(driver->LoadDevices());
|
||||||
// driver->DumpPorts();
|
// driver->DumpPorts();
|
||||||
return driver;
|
return driver;
|
||||||
}
|
}
|
||||||
|
|
||||||
glcr::ErrorOr<AhciDevice*> AhciDriver::GetDevice(uint64_t id) {
|
glcr::ErrorOr<AhciDevice*> AhciController::GetDevice(uint64_t id) {
|
||||||
if (id >= 32) {
|
if (id >= 32) {
|
||||||
return glcr::INVALID_ARGUMENT;
|
return glcr::INVALID_ARGUMENT;
|
||||||
}
|
}
|
||||||
|
|
||||||
if (devices_[id] != nullptr && !devices_[id]->IsInit()) {
|
if (devices_[id].empty()) {
|
||||||
return glcr::NOT_FOUND;
|
return glcr::NOT_FOUND;
|
||||||
}
|
}
|
||||||
|
|
||||||
return devices_[id];
|
return devices_[id].get();
|
||||||
}
|
}
|
||||||
|
|
||||||
void AhciDriver::DumpCapabilities() {
|
void AhciController::DumpCapabilities() {
|
||||||
dbgln("AHCI Capabilities:");
|
dbgln("AHCI Capabilities:");
|
||||||
uint32_t caps = ahci_hba_->capabilities;
|
uint32_t caps = ahci_hba_->capabilities;
|
||||||
|
|
||||||
|
@ -122,26 +123,25 @@ void AhciDriver::DumpCapabilities() {
|
||||||
dbgln("Control {x}", ahci_hba_->global_host_control);
|
dbgln("Control {x}", ahci_hba_->global_host_control);
|
||||||
}
|
}
|
||||||
|
|
||||||
void AhciDriver::DumpPorts() {
|
void AhciController::DumpPorts() {
|
||||||
for (uint64_t i = 0; i < 6; i++) {
|
for (uint64_t i = 0; i < 6; i++) {
|
||||||
AhciDevice* dev = devices_[i];
|
if (devices_[i].empty()) {
|
||||||
if (dev == nullptr || !dev->IsInit()) {
|
|
||||||
continue;
|
continue;
|
||||||
}
|
}
|
||||||
|
|
||||||
dbgln("");
|
dbgln("");
|
||||||
dbgln("Port {}:", i);
|
dbgln("Port {}:", i);
|
||||||
dev->DumpInfo();
|
devices_[i]->DumpInfo();
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
void AhciDriver::InterruptLoop() {
|
void AhciController::InterruptLoop() {
|
||||||
dbgln("Starting interrupt loop");
|
dbgln("Starting interrupt loop");
|
||||||
while (true) {
|
while (true) {
|
||||||
uint64_t bytes, caps;
|
uint64_t bytes, caps;
|
||||||
check(ZPortRecv(irq_port_cap_, &bytes, nullptr, &caps, nullptr));
|
check(ZPortRecv(irq_port_cap_, &bytes, nullptr, &caps, nullptr));
|
||||||
for (uint64_t i = 0; i < 32; i++) {
|
for (uint64_t i = 0; i < 32; i++) {
|
||||||
if (devices_[i] != nullptr && devices_[i]->IsInit() &&
|
if (!devices_[i].empty() && devices_[i]->IsInit() &&
|
||||||
(ahci_hba_->interrupt_status & (1 << i))) {
|
(ahci_hba_->interrupt_status & (1 << i))) {
|
||||||
devices_[i]->HandleIrq();
|
devices_[i]->HandleIrq();
|
||||||
ahci_hba_->interrupt_status &= ~(1 << i);
|
ahci_hba_->interrupt_status &= ~(1 << i);
|
||||||
|
@ -150,7 +150,7 @@ void AhciDriver::InterruptLoop() {
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
glcr::ErrorCode AhciDriver::LoadCapabilities() {
|
glcr::ErrorCode AhciController::LoadCapabilities() {
|
||||||
if (!(pci_device_header_->status_reg & 0x10)) {
|
if (!(pci_device_header_->status_reg & 0x10)) {
|
||||||
dbgln("No caps!");
|
dbgln("No caps!");
|
||||||
return glcr::FAILED_PRECONDITION;
|
return glcr::FAILED_PRECONDITION;
|
||||||
|
@ -179,7 +179,7 @@ glcr::ErrorCode AhciDriver::LoadCapabilities() {
|
||||||
return glcr::OK;
|
return glcr::OK;
|
||||||
}
|
}
|
||||||
|
|
||||||
glcr::ErrorCode AhciDriver::RegisterIrq() {
|
glcr::ErrorCode AhciController::RegisterIrq() {
|
||||||
if (pci_device_header_->interrupt_pin == 0) {
|
if (pci_device_header_->interrupt_pin == 0) {
|
||||||
crash("Can't register IRQ without a pin num", glcr::INVALID_ARGUMENT);
|
crash("Can't register IRQ without a pin num", glcr::INVALID_ARGUMENT);
|
||||||
}
|
}
|
||||||
|
@ -205,7 +205,7 @@ glcr::ErrorCode AhciDriver::RegisterIrq() {
|
||||||
return glcr::OK;
|
return glcr::OK;
|
||||||
}
|
}
|
||||||
|
|
||||||
glcr::ErrorCode AhciDriver::LoadHbaRegisters() {
|
glcr::ErrorCode AhciController::LoadHbaRegisters() {
|
||||||
ahci_region_ = mmth::OwnedMemoryRegion ::DirectPhysical(
|
ahci_region_ = mmth::OwnedMemoryRegion ::DirectPhysical(
|
||||||
pci_device_header_->abar, 0x1100);
|
pci_device_header_->abar, 0x1100);
|
||||||
ahci_hba_ = reinterpret_cast<AhciHba*>(ahci_region_.vaddr());
|
ahci_hba_ = reinterpret_cast<AhciHba*>(ahci_region_.vaddr());
|
||||||
|
@ -215,15 +215,34 @@ glcr::ErrorCode AhciDriver::LoadHbaRegisters() {
|
||||||
return glcr::OK;
|
return glcr::OK;
|
||||||
}
|
}
|
||||||
|
|
||||||
glcr::ErrorCode AhciDriver::LoadDevices() {
|
glcr::ErrorCode AhciController::ResetHba() {
|
||||||
for (uint8_t i = 0; i < 32; i++) {
|
ahci_hba_->global_host_control |= kGlobalHostControl_HW_Reset;
|
||||||
|
|
||||||
|
// TODO: Consider sleeping here.
|
||||||
|
while (ahci_hba_->global_host_control & kGlobalHostControl_HW_Reset) {
|
||||||
|
continue;
|
||||||
|
}
|
||||||
|
|
||||||
|
ahci_hba_->global_host_control |= kGlobalHostControl_AHCI_Enable;
|
||||||
|
|
||||||
|
return static_cast<glcr::ErrorCode>(ZThreadSleep(50));
|
||||||
|
}
|
||||||
|
|
||||||
|
glcr::ErrorCode AhciController::LoadDevices() {
|
||||||
|
for (uint8_t i = 0; i <= num_ports_; i++) {
|
||||||
if (!(ahci_hba_->port_implemented & (1 << i))) {
|
if (!(ahci_hba_->port_implemented & (1 << i))) {
|
||||||
devices_[i] = nullptr;
|
|
||||||
continue;
|
continue;
|
||||||
}
|
}
|
||||||
|
|
||||||
uint64_t port_addr =
|
uint64_t port_addr =
|
||||||
reinterpret_cast<uint64_t>(ahci_hba_) + 0x100 + (0x80 * i);
|
reinterpret_cast<uint64_t>(ahci_hba_) + 0x100 + (0x80 * i);
|
||||||
|
AhciPort* port = reinterpret_cast<AhciPort*>(port_addr);
|
||||||
|
if ((port->sata_status & 0x103) != 0x103) {
|
||||||
|
continue;
|
||||||
|
}
|
||||||
|
|
||||||
devices_[i] = new AhciDevice(reinterpret_cast<AhciPort*>(port_addr));
|
devices_[i] = new AhciDevice(reinterpret_cast<AhciPort*>(port_addr));
|
||||||
|
devices_[i]->DumpInfo();
|
||||||
}
|
}
|
||||||
return glcr::OK;
|
return glcr::OK;
|
||||||
}
|
}
|
|
@ -8,9 +8,9 @@
|
||||||
#include "ahci/ahci.h"
|
#include "ahci/ahci.h"
|
||||||
#include "ahci/ahci_device.h"
|
#include "ahci/ahci_device.h"
|
||||||
|
|
||||||
class AhciDriver {
|
class AhciController {
|
||||||
public:
|
public:
|
||||||
static glcr::ErrorOr<glcr::UniquePtr<AhciDriver>> Init(
|
static glcr::ErrorOr<glcr::UniquePtr<AhciController>> Init(
|
||||||
mmth::OwnedMemoryRegion&& ahci_phys);
|
mmth::OwnedMemoryRegion&& ahci_phys);
|
||||||
glcr::ErrorCode RegisterIrq();
|
glcr::ErrorCode RegisterIrq();
|
||||||
|
|
||||||
|
@ -25,22 +25,22 @@ class AhciDriver {
|
||||||
mmth::OwnedMemoryRegion pci_region_;
|
mmth::OwnedMemoryRegion pci_region_;
|
||||||
PciDeviceHeader* pci_device_header_ = nullptr;
|
PciDeviceHeader* pci_device_header_ = nullptr;
|
||||||
mmth::OwnedMemoryRegion ahci_region_;
|
mmth::OwnedMemoryRegion ahci_region_;
|
||||||
AhciHba* ahci_hba_ = nullptr;
|
volatile AhciHba* ahci_hba_ = nullptr;
|
||||||
|
|
||||||
// TODO: Allocate these dynamically.
|
glcr::UniquePtr<AhciDevice> devices_[32];
|
||||||
AhciDevice* devices_[32];
|
|
||||||
|
|
||||||
Thread irq_thread_;
|
Thread irq_thread_;
|
||||||
uint64_t irq_port_cap_ = 0;
|
uint64_t irq_port_cap_ = 0;
|
||||||
|
|
||||||
uint64_t num_ports_;
|
uint8_t num_ports_;
|
||||||
uint64_t num_commands_;
|
uint8_t num_commands_;
|
||||||
|
|
||||||
glcr::ErrorCode LoadCapabilities();
|
glcr::ErrorCode LoadCapabilities();
|
||||||
glcr::ErrorCode LoadHbaRegisters();
|
glcr::ErrorCode LoadHbaRegisters();
|
||||||
|
glcr::ErrorCode ResetHba();
|
||||||
glcr::ErrorCode LoadDevices();
|
glcr::ErrorCode LoadDevices();
|
||||||
|
|
||||||
AhciDriver(mmth::OwnedMemoryRegion&& pci_region)
|
AhciController(mmth::OwnedMemoryRegion&& pci_region)
|
||||||
: pci_region_(glcr::Move(pci_region)),
|
: pci_region_(glcr::Move(pci_region)),
|
||||||
pci_device_header_(
|
pci_device_header_(
|
||||||
reinterpret_cast<PciDeviceHeader*>(pci_region_.vaddr())) {}
|
reinterpret_cast<PciDeviceHeader*>(pci_region_.vaddr())) {}
|
|
@ -6,7 +6,8 @@
|
||||||
|
|
||||||
AhciDevice::AhciDevice(AhciPort* port) : port_struct_(port) {
|
AhciDevice::AhciDevice(AhciPort* port) : port_struct_(port) {
|
||||||
if ((port_struct_->sata_status & 0x103) != 0x103) {
|
if ((port_struct_->sata_status & 0x103) != 0x103) {
|
||||||
return;
|
crash("Creating device on port without a device",
|
||||||
|
glcr::FAILED_PRECONDITION);
|
||||||
}
|
}
|
||||||
|
|
||||||
// 0x0-0x400 -> Command List
|
// 0x0-0x400 -> Command List
|
||||||
|
@ -22,35 +23,46 @@ AhciDevice::AhciDevice(AhciPort* port) : port_struct_(port) {
|
||||||
received_fis_ =
|
received_fis_ =
|
||||||
reinterpret_cast<ReceivedFis*>(command_structures_.vaddr() + 0x400);
|
reinterpret_cast<ReceivedFis*>(command_structures_.vaddr() + 0x400);
|
||||||
port_struct_->fis_base = paddr + 0x400;
|
port_struct_->fis_base = paddr + 0x400;
|
||||||
|
port_struct_->command |= kCommand_FIS_Receive_Enable;
|
||||||
|
|
||||||
command_tables_ =
|
command_tables_ =
|
||||||
reinterpret_cast<CommandTable*>(command_structures_.vaddr() + 0x500);
|
reinterpret_cast<CommandTable*>(command_structures_.vaddr() + 0x500);
|
||||||
|
|
||||||
for (uint64_t i = 0; i < 32; i++) {
|
for (uint64_t i = 0; i < 32; i++) {
|
||||||
|
// This leaves space for 2 prdt entries.
|
||||||
command_list_->command_headers[i].command_table_base_addr =
|
command_list_->command_headers[i].command_table_base_addr =
|
||||||
(paddr + 0x500) + (0x100 * i);
|
(paddr + 0x500) + (0x100 * i);
|
||||||
|
commands_[i] = nullptr;
|
||||||
}
|
}
|
||||||
port_struct_->interrupt_enable = 0xFFFFFFFF;
|
port_struct_->interrupt_enable = 0xFFFFFFFF;
|
||||||
// Reset the CMD and FRE bits since we move these structures.
|
port_struct_->sata_error = -1;
|
||||||
// FIXME: I think we need to poll these bits to make sure they become
|
port_struct_->command |= kCommand_Start;
|
||||||
// 0 before setting them back to one.
|
|
||||||
port_struct_->command &= ~(0x00000011);
|
|
||||||
port_struct_->command |= 0x00000011;
|
|
||||||
}
|
}
|
||||||
|
|
||||||
glcr::ErrorCode AhciDevice::IssueCommand(Command* command) {
|
glcr::ErrorCode AhciDevice::IssueCommand(Command* command) {
|
||||||
command->PopulateFis(command_tables_->command_fis);
|
uint64_t slot;
|
||||||
command->PopulatePrdt(command_tables_->prdt);
|
for (slot = 0; slot < 32; slot++) {
|
||||||
|
if (commands_[slot] == nullptr) {
|
||||||
|
break;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
if (slot == 32) {
|
||||||
|
dbgln("All slots full");
|
||||||
|
return glcr::INTERNAL;
|
||||||
|
}
|
||||||
|
CommandTable* command_table = command_tables_ + slot;
|
||||||
|
command->PopulateFis(command_tables_[slot].command_fis);
|
||||||
|
command->PopulatePrdt(command_tables_[slot].prdt);
|
||||||
|
|
||||||
command_list_->command_headers[0].command =
|
command_list_->command_headers[slot].command =
|
||||||
(sizeof(HostToDeviceRegisterFis) / 2) & 0x1F;
|
(sizeof(HostToDeviceRegisterFis) / 2) & 0x1F;
|
||||||
command_list_->command_headers[0].prd_table_length = 1;
|
command_list_->command_headers[slot].prd_table_length = 1;
|
||||||
command_list_->command_headers[0].prd_byte_count = 0;
|
command_list_->command_headers[slot].prd_byte_count = 0;
|
||||||
|
|
||||||
commands_[0] = command;
|
commands_[slot] = command;
|
||||||
|
|
||||||
commands_issued_ |= 1;
|
commands_issued_ |= 1 << slot;
|
||||||
port_struct_->command_issue |= 1;
|
port_struct_->command_issue |= 1 << slot;
|
||||||
|
|
||||||
return glcr::OK;
|
return glcr::OK;
|
||||||
}
|
}
|
||||||
|
@ -61,17 +73,9 @@ void AhciDevice::DumpInfo() {
|
||||||
dbgln("Command: {x}", port_struct_->command);
|
dbgln("Command: {x}", port_struct_->command);
|
||||||
dbgln("Signature: {x}", port_struct_->signature);
|
dbgln("Signature: {x}", port_struct_->signature);
|
||||||
dbgln("SATA status: {x}", port_struct_->sata_status);
|
dbgln("SATA status: {x}", port_struct_->sata_status);
|
||||||
|
dbgln("SATA error: {x}", port_struct_->sata_error);
|
||||||
dbgln("Int status: {x}", port_struct_->interrupt_status);
|
dbgln("Int status: {x}", port_struct_->interrupt_status);
|
||||||
dbgln("Int enable: {x}", port_struct_->interrupt_enable);
|
dbgln("Int enable: {x}", port_struct_->interrupt_enable);
|
||||||
|
|
||||||
// Just dump one command info for now.
|
|
||||||
for (uint64_t i = 0; i < 32; i++) {
|
|
||||||
dbgln("Command Header: {}", i);
|
|
||||||
dbgln("Command {x}", command_list_->command_headers[i].command);
|
|
||||||
dbgln("PRD Len: {x}", command_list_->command_headers[i].prd_table_length);
|
|
||||||
dbgln("Command Table {x}",
|
|
||||||
command_list_->command_headers[i].command_table_base_addr);
|
|
||||||
}
|
|
||||||
}
|
}
|
||||||
|
|
||||||
void AhciDevice::HandleIrq() {
|
void AhciDevice::HandleIrq() {
|
||||||
|
|
|
@ -4,7 +4,7 @@
|
||||||
#include <stdint.h>
|
#include <stdint.h>
|
||||||
#include <yellowstone/yellowstone.yunq.client.h>
|
#include <yellowstone/yellowstone.yunq.client.h>
|
||||||
|
|
||||||
#include "ahci/ahci_driver.h"
|
#include "ahci/ahci_controller.h"
|
||||||
#include "denali_server.h"
|
#include "denali_server.h"
|
||||||
|
|
||||||
using yellowstone::AhciInfo;
|
using yellowstone::AhciInfo;
|
||||||
|
@ -19,7 +19,7 @@ uint64_t main(uint64_t init_port_cap) {
|
||||||
check(stub.GetAhciInfo(ahci));
|
check(stub.GetAhciInfo(ahci));
|
||||||
mmth::OwnedMemoryRegion ahci_region =
|
mmth::OwnedMemoryRegion ahci_region =
|
||||||
mmth::OwnedMemoryRegion::FromCapability(ahci.ahci_region());
|
mmth::OwnedMemoryRegion::FromCapability(ahci.ahci_region());
|
||||||
ASSIGN_OR_RETURN(auto driver, AhciDriver::Init(glcr::Move(ahci_region)));
|
ASSIGN_OR_RETURN(auto driver, AhciController::Init(glcr::Move(ahci_region)));
|
||||||
|
|
||||||
ASSIGN_OR_RETURN(glcr::UniquePtr<DenaliServer> server,
|
ASSIGN_OR_RETURN(glcr::UniquePtr<DenaliServer> server,
|
||||||
DenaliServer::Create(*driver));
|
DenaliServer::Create(*driver));
|
||||||
|
|
|
@ -6,7 +6,7 @@
|
||||||
#include <zcall.h>
|
#include <zcall.h>
|
||||||
|
|
||||||
glcr::ErrorOr<glcr::UniquePtr<DenaliServer>> DenaliServer::Create(
|
glcr::ErrorOr<glcr::UniquePtr<DenaliServer>> DenaliServer::Create(
|
||||||
AhciDriver& driver) {
|
AhciController& driver) {
|
||||||
z_cap_t cap;
|
z_cap_t cap;
|
||||||
RET_ERR(ZEndpointCreate(&cap));
|
RET_ERR(ZEndpointCreate(&cap));
|
||||||
return glcr::UniquePtr<DenaliServer>(new DenaliServer(cap, driver));
|
return glcr::UniquePtr<DenaliServer>(new DenaliServer(cap, driver));
|
||||||
|
|
|
@ -2,13 +2,13 @@
|
||||||
|
|
||||||
#include <glacier/status/error.h>
|
#include <glacier/status/error.h>
|
||||||
|
|
||||||
#include "ahci/ahci_driver.h"
|
#include "ahci/ahci_controller.h"
|
||||||
#include "lib/denali/denali.yunq.server.h"
|
#include "lib/denali/denali.yunq.server.h"
|
||||||
|
|
||||||
class DenaliServer : public DenaliServerBase {
|
class DenaliServer : public DenaliServerBase {
|
||||||
public:
|
public:
|
||||||
static glcr::ErrorOr<glcr::UniquePtr<DenaliServer>> Create(
|
static glcr::ErrorOr<glcr::UniquePtr<DenaliServer>> Create(
|
||||||
AhciDriver& driver);
|
AhciController& driver);
|
||||||
|
|
||||||
glcr::Status HandleRead(const ReadRequest& req, ReadResponse& resp) override;
|
glcr::Status HandleRead(const ReadRequest& req, ReadResponse& resp) override;
|
||||||
glcr::Status HandleReadMany(const ReadManyRequest& req,
|
glcr::Status HandleReadMany(const ReadManyRequest& req,
|
||||||
|
@ -18,8 +18,8 @@ class DenaliServer : public DenaliServerBase {
|
||||||
static const uint64_t kBuffSize = 1024;
|
static const uint64_t kBuffSize = 1024;
|
||||||
uint8_t read_buffer_[kBuffSize];
|
uint8_t read_buffer_[kBuffSize];
|
||||||
|
|
||||||
AhciDriver& driver_;
|
AhciController& driver_;
|
||||||
|
|
||||||
DenaliServer(z_cap_t endpoint_cap, AhciDriver& driver)
|
DenaliServer(z_cap_t endpoint_cap, AhciController& driver)
|
||||||
: DenaliServerBase(endpoint_cap), driver_(driver) {}
|
: DenaliServerBase(endpoint_cap), driver_(driver) {}
|
||||||
};
|
};
|
||||||
|
|
Loading…
Reference in New Issue